adc.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. /*
  2. Copyright 2018 Massdrop Inc.
  3. This program is free software: you can redistribute it and/or modify
  4. it under the terms of the GNU General Public License as published by
  5. the Free Software Foundation, either version 2 of the License, or
  6. (at your option) any later version.
  7. This program is distributed in the hope that it will be useful,
  8. but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. GNU General Public License for more details.
  11. You should have received a copy of the GNU General Public License
  12. along with this program. If not, see <http://www.gnu.org/licenses/>.
  13. */
  14. #include "arm_atsam_protocol.h"
  15. uint16_t v_5v;
  16. uint16_t v_5v_avg;
  17. uint16_t v_con_1;
  18. uint16_t v_con_2;
  19. uint16_t v_con_1_boot;
  20. uint16_t v_con_2_boot;
  21. void ADC0_clock_init(void) {
  22. DBGC(DC_ADC0_CLOCK_INIT_BEGIN);
  23. MCLK->APBDMASK.bit.ADC0_ = 1; // ADC0 Clock Enable
  24. GCLK->PCHCTRL[ADC0_GCLK_ID].bit.GEN = GEN_OSC0; // Select generator clock
  25. GCLK->PCHCTRL[ADC0_GCLK_ID].bit.CHEN = 1; // Enable peripheral clock
  26. DBGC(DC_ADC0_CLOCK_INIT_COMPLETE);
  27. }
  28. void ADC0_init(void) {
  29. DBGC(DC_ADC0_INIT_BEGIN);
  30. // MCU
  31. PORT->Group[1].DIRCLR.reg = 1 << 0; // PB00 as input 5V
  32. PORT->Group[1].DIRCLR.reg = 1 << 1; // PB01 as input CON2
  33. PORT->Group[1].DIRCLR.reg = 1 << 2; // PB02 as input CON1
  34. PORT->Group[1].PMUX[0].bit.PMUXE = 1; // PB00 mux select B ADC 5V
  35. PORT->Group[1].PMUX[0].bit.PMUXO = 1; // PB01 mux select B ADC CON2
  36. PORT->Group[1].PMUX[1].bit.PMUXE = 1; // PB02 mux select B ADC CON1
  37. PORT->Group[1].PINCFG[0].bit.PMUXEN = 1; // PB01 mux ADC Enable 5V
  38. PORT->Group[1].PINCFG[1].bit.PMUXEN = 1; // PB01 mux ADC Enable CON2
  39. PORT->Group[1].PINCFG[2].bit.PMUXEN = 1; // PB02 mux ADC Enable CON1
  40. // ADC
  41. ADC0->CTRLA.bit.SWRST = 1;
  42. while (ADC0->SYNCBUSY.bit.SWRST) {
  43. DBGC(DC_ADC0_SWRST_SYNCING_1);
  44. }
  45. while (ADC0->CTRLA.bit.SWRST) {
  46. DBGC(DC_ADC0_SWRST_SYNCING_2);
  47. }
  48. // Clock divide
  49. ADC0->CTRLA.bit.PRESCALER = ADC_CTRLA_PRESCALER_DIV2_Val;
  50. // Averaging
  51. ADC0->AVGCTRL.bit.SAMPLENUM = ADC_AVGCTRL_SAMPLENUM_4_Val;
  52. while (ADC0->SYNCBUSY.bit.AVGCTRL) {
  53. DBGC(DC_ADC0_AVGCTRL_SYNCING_1);
  54. }
  55. if (ADC0->AVGCTRL.bit.SAMPLENUM == ADC_AVGCTRL_SAMPLENUM_1_Val)
  56. ADC0->AVGCTRL.bit.ADJRES = 0;
  57. else if (ADC0->AVGCTRL.bit.SAMPLENUM == ADC_AVGCTRL_SAMPLENUM_2_Val)
  58. ADC0->AVGCTRL.bit.ADJRES = 1;
  59. else if (ADC0->AVGCTRL.bit.SAMPLENUM == ADC_AVGCTRL_SAMPLENUM_4_Val)
  60. ADC0->AVGCTRL.bit.ADJRES = 2;
  61. else if (ADC0->AVGCTRL.bit.SAMPLENUM == ADC_AVGCTRL_SAMPLENUM_8_Val)
  62. ADC0->AVGCTRL.bit.ADJRES = 3;
  63. else
  64. ADC0->AVGCTRL.bit.ADJRES = 4;
  65. while (ADC0->SYNCBUSY.bit.AVGCTRL) {
  66. DBGC(DC_ADC0_AVGCTRL_SYNCING_2);
  67. }
  68. // Settling
  69. ADC0->SAMPCTRL.bit.SAMPLEN = 45; // Sampling Time Length: 1-63, 1 ADC CLK per
  70. while (ADC0->SYNCBUSY.bit.SAMPCTRL) {
  71. DBGC(DC_ADC0_SAMPCTRL_SYNCING_1);
  72. }
  73. // Load factory calibration data
  74. ADC0->CALIB.bit.BIASCOMP = ((*(uint32_t *)ADC0_FUSES_BIASCOMP_ADDR) & ADC0_FUSES_BIASCOMP_Msk) >> ADC0_FUSES_BIASCOMP_Pos;
  75. ADC0->CALIB.bit.BIASR2R = ((*(uint32_t *)ADC0_FUSES_BIASR2R_ADDR) & ADC0_FUSES_BIASR2R_Msk) >> ADC0_FUSES_BIASR2R_Pos;
  76. ADC0->CALIB.bit.BIASREFBUF = ((*(uint32_t *)ADC0_FUSES_BIASREFBUF_ADDR) & ADC0_FUSES_BIASREFBUF_Msk) >> ADC0_FUSES_BIASREFBUF_Pos;
  77. // Enable
  78. ADC0->CTRLA.bit.ENABLE = 1;
  79. while (ADC0->SYNCBUSY.bit.ENABLE) {
  80. DBGC(DC_ADC0_ENABLE_SYNCING_1);
  81. }
  82. DBGC(DC_ADC0_INIT_COMPLETE);
  83. }
  84. uint16_t adc_get(uint8_t muxpos) {
  85. ADC0->INPUTCTRL.bit.MUXPOS = muxpos;
  86. while (ADC0->SYNCBUSY.bit.INPUTCTRL) {
  87. }
  88. ADC0->SWTRIG.bit.START = 1;
  89. while (ADC0->SYNCBUSY.bit.SWTRIG) {
  90. }
  91. while (!ADC0->INTFLAG.bit.RESRDY) {
  92. }
  93. return ADC0->RESULT.reg;
  94. }