mcuconf.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. ChibiOS - Copyright (C) 2006..2020 Giovanni Di Sirio
  3. Licensed under the Apache License, Version 2.0 (the "License");
  4. you may not use this file except in compliance with the License.
  5. You may obtain a copy of the License at
  6. http://www.apache.org/licenses/LICENSE-2.0
  7. Unless required by applicable law or agreed to in writing, software
  8. distributed under the License is distributed on an "AS IS" BASIS,
  9. WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  10. See the License for the specific language governing permissions and
  11. limitations under the License.
  12. */
  13. /*
  14. * STM32G4xx drivers configuration.
  15. * The following settings override the default settings present in
  16. * the various device driver implementation headers.
  17. * Note that the settings for each driver only have effect if the whole
  18. * driver is enabled in halconf.h.
  19. *
  20. * IRQ priorities:
  21. * 15...0 Lowest...Highest.
  22. *
  23. * DMA priorities:
  24. * 0...3 Lowest...Highest.
  25. */
  26. #ifndef MCUCONF_H
  27. #define MCUCONF_H
  28. #define STM32G4xx_MCUCONF
  29. #define STM32G473_MCUCONF
  30. #define STM32G483_MCUCONF
  31. #define STM32G474_MCUCONF
  32. #define STM32G484_MCUCONF
  33. /*
  34. * HAL driver system settings.
  35. */
  36. #define STM32_NO_INIT FALSE
  37. #define STM32_CLOCK_DYNAMIC FALSE
  38. #define STM32_VOS STM32_VOS_RANGE1
  39. #define STM32_PWR_BOOST TRUE
  40. #define STM32_PWR_CR2 (PWR_CR2_PLS_LEV0)
  41. #define STM32_PWR_CR3 (PWR_CR3_EIWF)
  42. #define STM32_PWR_CR4 (0U)
  43. #define STM32_PWR_PUCRA (0U)
  44. #define STM32_PWR_PDCRA (0U)
  45. #define STM32_PWR_PUCRB (0U)
  46. #define STM32_PWR_PDCRB (0U)
  47. #define STM32_PWR_PUCRC (0U)
  48. #define STM32_PWR_PDCRC (0U)
  49. #define STM32_PWR_PUCRD (0U)
  50. #define STM32_PWR_PDCRD (0U)
  51. #define STM32_PWR_PUCRE (0U)
  52. #define STM32_PWR_PDCRE (0U)
  53. #define STM32_PWR_PUCRF (0U)
  54. #define STM32_PWR_PDCRF (0U)
  55. #define STM32_PWR_PUCRG (0U)
  56. #define STM32_PWR_PDCRG (0U)
  57. #define STM32_HSI16_ENABLED TRUE
  58. #define STM32_HSI48_ENABLED TRUE
  59. #define STM32_HSE_ENABLED FALSE
  60. #define STM32_LSI_ENABLED FALSE
  61. #define STM32_LSE_ENABLED FALSE
  62. #define STM32_SW STM32_SW_PLLRCLK
  63. #define STM32_PLLSRC STM32_PLLSRC_HSI16
  64. #define STM32_PLLM_VALUE 2
  65. #define STM32_PLLN_VALUE 40
  66. #define STM32_PLLPDIV_VALUE 0
  67. #define STM32_PLLP_VALUE 7
  68. #define STM32_PLLQ_VALUE 2
  69. #define STM32_PLLR_VALUE 2
  70. #define STM32_HPRE STM32_HPRE_DIV1
  71. #define STM32_PPRE1 STM32_PPRE1_DIV1
  72. #define STM32_PPRE2 STM32_PPRE2_DIV1
  73. #define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
  74. #define STM32_MCOPRE STM32_MCOPRE_DIV1
  75. #define STM32_LSCOSEL STM32_LSCOSEL_NOCLOCK
  76. /*
  77. * Peripherals clock sources.
  78. */
  79. #define STM32_USART1SEL STM32_USART1SEL_SYSCLK
  80. #define STM32_USART2SEL STM32_USART2SEL_SYSCLK
  81. #define STM32_USART3SEL STM32_USART3SEL_SYSCLK
  82. #define STM32_UART4SEL STM32_UART4SEL_SYSCLK
  83. #define STM32_UART5SEL STM32_UART5SEL_SYSCLK
  84. #define STM32_LPUART1SEL STM32_LPUART1SEL_PCLK1
  85. #define STM32_I2C1SEL STM32_I2C1SEL_PCLK1
  86. #define STM32_I2C2SEL STM32_I2C2SEL_PCLK1
  87. #define STM32_I2C3SEL STM32_I2C3SEL_PCLK1
  88. #define STM32_I2C4SEL STM32_I2C4SEL_PCLK1
  89. #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
  90. #define STM32_SAI1SEL STM32_SAI1SEL_SYSCLK
  91. #define STM32_I2S23SEL STM32_I2S23SEL_SYSCLK
  92. #define STM32_FDCANSEL STM32_FDCANSEL_HSE
  93. #define STM32_CLK48SEL STM32_CLK48SEL_HSI48
  94. #define STM32_ADC12SEL STM32_ADC12SEL_PLLPCLK
  95. #define STM32_ADC345SEL STM32_ADC345SEL_PLLPCLK
  96. #define STM32_QSPISEL STM32_QSPISEL_SYSCLK
  97. #define STM32_RTCSEL STM32_RTCSEL_NOCLOCK
  98. /*
  99. * IRQ system settings.
  100. */
  101. #define STM32_IRQ_EXTI0_PRIORITY 6
  102. #define STM32_IRQ_EXTI1_PRIORITY 6
  103. #define STM32_IRQ_EXTI2_PRIORITY 6
  104. #define STM32_IRQ_EXTI3_PRIORITY 6
  105. #define STM32_IRQ_EXTI4_PRIORITY 6
  106. #define STM32_IRQ_EXTI5_9_PRIORITY 6
  107. #define STM32_IRQ_EXTI10_15_PRIORITY 6
  108. #define STM32_IRQ_EXTI164041_PRIORITY 6
  109. #define STM32_IRQ_EXTI17_PRIORITY 6
  110. #define STM32_IRQ_EXTI18_PRIORITY 6
  111. #define STM32_IRQ_EXTI19_PRIORITY 6
  112. #define STM32_IRQ_EXTI20_PRIORITY 6
  113. #define STM32_IRQ_EXTI212229_PRIORITY 6
  114. #define STM32_IRQ_EXTI30_32_PRIORITY 6
  115. #define STM32_IRQ_EXTI33_PRIORITY 6
  116. #define STM32_IRQ_FDCAN1_PRIORITY 10
  117. #define STM32_IRQ_FDCAN2_PRIORITY 10
  118. #define STM32_IRQ_FDCAN3_PRIORITY 10
  119. #define STM32_IRQ_TIM1_BRK_TIM15_PRIORITY 7
  120. #define STM32_IRQ_TIM1_UP_TIM16_PRIORITY 7
  121. #define STM32_IRQ_TIM1_TRGCO_TIM17_PRIORITY 7
  122. #define STM32_IRQ_TIM1_CC_PRIORITY 7
  123. #define STM32_IRQ_TIM2_PRIORITY 7
  124. #define STM32_IRQ_TIM3_PRIORITY 7
  125. #define STM32_IRQ_TIM4_PRIORITY 7
  126. #define STM32_IRQ_TIM5_PRIORITY 7
  127. #define STM32_IRQ_TIM6_PRIORITY 7
  128. #define STM32_IRQ_TIM7_PRIORITY 7
  129. #define STM32_IRQ_TIM8_UP_PRIORITY 7
  130. #define STM32_IRQ_TIM8_CC_PRIORITY 7
  131. #define STM32_IRQ_TIM20_UP_PRIORITY 7
  132. #define STM32_IRQ_TIM20_CC_PRIORITY 7
  133. #define STM32_IRQ_USART1_PRIORITY 12
  134. #define STM32_IRQ_USART2_PRIORITY 12
  135. #define STM32_IRQ_USART3_PRIORITY 12
  136. #define STM32_IRQ_UART4_PRIORITY 12
  137. #define STM32_IRQ_UART5_PRIORITY 12
  138. #define STM32_IRQ_LPUART1_PRIORITY 12
  139. /*
  140. * ADC driver system settings.
  141. */
  142. #define STM32_ADC_DUAL_MODE FALSE
  143. #define STM32_ADC_COMPACT_SAMPLES FALSE
  144. #define STM32_ADC_USE_ADC1 FALSE
  145. #define STM32_ADC_USE_ADC2 FALSE
  146. #define STM32_ADC_USE_ADC3 FALSE
  147. #define STM32_ADC_USE_ADC4 FALSE
  148. #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  149. #define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  150. #define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  151. #define STM32_ADC_ADC4_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  152. #define STM32_ADC_ADC1_DMA_PRIORITY 2
  153. #define STM32_ADC_ADC2_DMA_PRIORITY 2
  154. #define STM32_ADC_ADC3_DMA_PRIORITY 2
  155. #define STM32_ADC_ADC4_DMA_PRIORITY 2
  156. #define STM32_ADC_ADC12_IRQ_PRIORITY 5
  157. #define STM32_ADC_ADC3_IRQ_PRIORITY 5
  158. #define STM32_ADC_ADC4_IRQ_PRIORITY 5
  159. #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5
  160. #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5
  161. #define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 5
  162. #define STM32_ADC_ADC4_DMA_IRQ_PRIORITY 5
  163. #define STM32_ADC_ADC12_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV4
  164. #define STM32_ADC_ADC345_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV4
  165. #define STM32_ADC_ADC12_PRESC ADC_CCR_PRESC_DIV2
  166. #define STM32_ADC_ADC345_PRESC ADC_CCR_PRESC_DIV2
  167. /*
  168. * CAN driver system settings.
  169. */
  170. #define STM32_CAN_USE_FDCAN1 FALSE
  171. #define STM32_CAN_USE_FDCAN2 FALSE
  172. #define STM32_CAN_USE_FDCAN3 FALSE
  173. /*
  174. * DAC driver system settings.
  175. */
  176. #define STM32_DAC_DUAL_MODE FALSE
  177. #define STM32_DAC_USE_DAC1_CH1 FALSE
  178. #define STM32_DAC_USE_DAC1_CH2 FALSE
  179. #define STM32_DAC_USE_DAC2_CH1 FALSE
  180. #define STM32_DAC_USE_DAC3_CH1 FALSE
  181. #define STM32_DAC_USE_DAC3_CH2 FALSE
  182. #define STM32_DAC_USE_DAC4_CH1 FALSE
  183. #define STM32_DAC_USE_DAC4_CH2 FALSE
  184. #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
  185. #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
  186. #define STM32_DAC_DAC2_CH1_IRQ_PRIORITY 10
  187. #define STM32_DAC_DAC3_CH1_IRQ_PRIORITY 10
  188. #define STM32_DAC_DAC3_CH2_IRQ_PRIORITY 10
  189. #define STM32_DAC_DAC4_CH1_IRQ_PRIORITY 10
  190. #define STM32_DAC_DAC4_CH2_IRQ_PRIORITY 10
  191. #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
  192. #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
  193. #define STM32_DAC_DAC2_CH1_DMA_PRIORITY 2
  194. #define STM32_DAC_DAC3_CH1_DMA_PRIORITY 2
  195. #define STM32_DAC_DAC3_CH2_DMA_PRIORITY 2
  196. #define STM32_DAC_DAC4_CH1_DMA_PRIORITY 2
  197. #define STM32_DAC_DAC4_CH2_DMA_PRIORITY 2
  198. #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  199. #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  200. #define STM32_DAC_DAC2_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  201. #define STM32_DAC_DAC3_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  202. #define STM32_DAC_DAC3_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  203. #define STM32_DAC_DAC4_CH1_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  204. #define STM32_DAC_DAC4_CH2_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  205. /*
  206. * GPT driver system settings.
  207. */
  208. #define STM32_GPT_USE_TIM1 FALSE
  209. #define STM32_GPT_USE_TIM2 FALSE
  210. #define STM32_GPT_USE_TIM3 FALSE
  211. #define STM32_GPT_USE_TIM4 FALSE
  212. #define STM32_GPT_USE_TIM5 FALSE
  213. #define STM32_GPT_USE_TIM6 FALSE
  214. #define STM32_GPT_USE_TIM7 FALSE
  215. #define STM32_GPT_USE_TIM8 FALSE
  216. #define STM32_GPT_USE_TIM15 FALSE
  217. #define STM32_GPT_USE_TIM16 FALSE
  218. #define STM32_GPT_USE_TIM17 FALSE
  219. /*
  220. * I2C driver system settings.
  221. */
  222. #define STM32_I2C_USE_I2C1 FALSE
  223. #define STM32_I2C_USE_I2C2 FALSE
  224. #define STM32_I2C_USE_I2C3 FALSE
  225. #define STM32_I2C_USE_I2C4 FALSE
  226. #define STM32_I2C_BUSY_TIMEOUT 50
  227. #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  228. #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  229. #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  230. #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  231. #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  232. #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  233. #define STM32_I2C_I2C4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  234. #define STM32_I2C_I2C4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  235. #define STM32_I2C_I2C1_IRQ_PRIORITY 5
  236. #define STM32_I2C_I2C2_IRQ_PRIORITY 5
  237. #define STM32_I2C_I2C3_IRQ_PRIORITY 5
  238. #define STM32_I2C_I2C4_IRQ_PRIORITY 5
  239. #define STM32_I2C_I2C1_DMA_PRIORITY 3
  240. #define STM32_I2C_I2C2_DMA_PRIORITY 3
  241. #define STM32_I2C_I2C3_DMA_PRIORITY 3
  242. #define STM32_I2C_I2C4_DMA_PRIORITY 3
  243. #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
  244. /*
  245. * ICU driver system settings.
  246. */
  247. #define STM32_ICU_USE_TIM1 FALSE
  248. #define STM32_ICU_USE_TIM2 FALSE
  249. #define STM32_ICU_USE_TIM3 FALSE
  250. #define STM32_ICU_USE_TIM4 FALSE
  251. #define STM32_ICU_USE_TIM5 FALSE
  252. #define STM32_ICU_USE_TIM8 FALSE
  253. #define STM32_ICU_USE_TIM15 FALSE
  254. #define STM32_ICU_USE_TIM16 FALSE
  255. #define STM32_ICU_USE_TIM17 FALSE
  256. /*
  257. * PWM driver system settings.
  258. */
  259. #define STM32_PWM_USE_TIM1 FALSE
  260. #define STM32_PWM_USE_TIM2 FALSE
  261. #define STM32_PWM_USE_TIM3 FALSE
  262. #define STM32_PWM_USE_TIM4 FALSE
  263. #define STM32_PWM_USE_TIM5 FALSE
  264. #define STM32_PWM_USE_TIM8 FALSE
  265. #define STM32_PWM_USE_TIM15 FALSE
  266. #define STM32_PWM_USE_TIM16 FALSE
  267. #define STM32_PWM_USE_TIM17 FALSE
  268. #define STM32_PWM_USE_TIM20 FALSE
  269. /*
  270. * RTC driver system settings.
  271. */
  272. #define STM32_RTC_PRESA_VALUE 32
  273. #define STM32_RTC_PRESS_VALUE 1024
  274. #define STM32_RTC_CR_INIT 0
  275. #define STM32_TAMP_CR1_INIT 0
  276. #define STM32_TAMP_CR2_INIT 0
  277. #define STM32_TAMP_FLTCR_INIT 0
  278. #define STM32_TAMP_IER_INIT 0
  279. /*
  280. * SDC driver system settings.
  281. */
  282. /*
  283. * SERIAL driver system settings.
  284. */
  285. #define STM32_SERIAL_USE_USART1 FALSE
  286. #define STM32_SERIAL_USE_USART2 FALSE
  287. #define STM32_SERIAL_USE_USART3 FALSE
  288. #define STM32_SERIAL_USE_UART4 FALSE
  289. #define STM32_SERIAL_USE_UART5 FALSE
  290. #define STM32_SERIAL_USE_LPUART1 FALSE
  291. /*
  292. * SIO driver system settings.
  293. */
  294. #define STM32_SIO_USE_USART1 FALSE
  295. #define STM32_SIO_USE_USART2 FALSE
  296. #define STM32_SIO_USE_USART3 FALSE
  297. #define STM32_SIO_USE_UART4 FALSE
  298. #define STM32_SIO_USE_UART5 FALSE
  299. #define STM32_SIO_USE_LPUART1 FALSE
  300. /*
  301. * SPI driver system settings.
  302. */
  303. #define STM32_SPI_USE_SPI1 FALSE
  304. #define STM32_SPI_USE_SPI2 FALSE
  305. #define STM32_SPI_USE_SPI3 FALSE
  306. #define STM32_SPI_USE_SPI4 FALSE
  307. #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  308. #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  309. #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  310. #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  311. #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  312. #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  313. #define STM32_SPI_SPI4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  314. #define STM32_SPI_SPI4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  315. #define STM32_SPI_SPI1_DMA_PRIORITY 1
  316. #define STM32_SPI_SPI2_DMA_PRIORITY 1
  317. #define STM32_SPI_SPI3_DMA_PRIORITY 1
  318. #define STM32_SPI_SPI4_DMA_PRIORITY 1
  319. #define STM32_SPI_SPI1_IRQ_PRIORITY 10
  320. #define STM32_SPI_SPI2_IRQ_PRIORITY 10
  321. #define STM32_SPI_SPI3_IRQ_PRIORITY 10
  322. #define STM32_SPI_SPI4_IRQ_PRIORITY 10
  323. #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
  324. /*
  325. * ST driver system settings.
  326. */
  327. #define STM32_ST_IRQ_PRIORITY 8
  328. #define STM32_ST_USE_TIMER 2
  329. /*
  330. * TRNG driver system settings.
  331. */
  332. #define STM32_TRNG_USE_RNG1 FALSE
  333. /*
  334. * UART driver system settings.
  335. */
  336. #define STM32_UART_USE_USART1 FALSE
  337. #define STM32_UART_USE_USART2 FALSE
  338. #define STM32_UART_USE_USART3 FALSE
  339. #define STM32_UART_USE_UART4 FALSE
  340. #define STM32_UART_USE_UART5 FALSE
  341. #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  342. #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  343. #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  344. #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  345. #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  346. #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  347. #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  348. #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  349. #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  350. #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID_ANY
  351. #define STM32_UART_USART1_DMA_PRIORITY 0
  352. #define STM32_UART_USART2_DMA_PRIORITY 0
  353. #define STM32_UART_USART3_DMA_PRIORITY 0
  354. #define STM32_UART_UART4_DMA_PRIORITY 0
  355. #define STM32_UART_UART5_DMA_PRIORITY 0
  356. #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
  357. /*
  358. * USB driver system settings.
  359. */
  360. #define STM32_USB_USE_USB1 TRUE
  361. #define STM32_USB_LOW_POWER_ON_SUSPEND FALSE
  362. #define STM32_USB_USB1_HP_IRQ_PRIORITY 5
  363. #define STM32_USB_USB1_LP_IRQ_PRIORITY 5
  364. /*
  365. * WDG driver system settings.
  366. */
  367. #define STM32_WDG_USE_IWDG FALSE
  368. /*
  369. * WSPI driver system settings.
  370. */
  371. #define STM32_WSPI_USE_QUADSPI1 FALSE
  372. #define STM32_WSPI_QUADSPI1_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
  373. #define STM32_WSPI_QUADSPI1_PRESCALER_VALUE 1
  374. #endif /* MCUCONF_H */